DocumentCode :
685701
Title :
Design of particle in parallel architecture co-processor for computationally demanding Particle Swarm Optimization Algorithm
Author :
Aravind Babu, S. ; Babu Ramki, S. ; Jayakrishnan, P.
Author_Institution :
SENSE Sch., VIT Univ., Vellore, India
fYear :
2013
fDate :
12-14 Dec. 2013
Firstpage :
240
Lastpage :
243
Abstract :
This paper presents direct implementation of parallel Particle Swarm Optimization (PSO) algorithm on Field Programmable Gate Array (FPGA). In the proposed design, the particle unit architecture is independent of fitness unit and hence the particle unit is reusable and flexible for different fitness function. The parallel co-processor implementation of each particle accelerates the execution speed and reduces the operating power as compared to the software execution of the design on a general purpose processor. The proposed implementation reduces the number of registers by 2.76% and the number of LUTs by 0.62% on average.
Keywords :
coprocessors; field programmable gate arrays; parallel architectures; particle swarm optimisation; FPGA; computationally demanding particle swarm optimization algorithm; field programmable gate array; parallel architecture coprocessor; parallel particle swarm optimization algorithm; particle unit architecture; Algorithm design and analysis; Clocks; Computer architecture; Educational institutions; Equations; Field programmable gate arrays; Particle swarm optimization; Co-processor; Parallel Architecture; Particle; Particle Swarm Optimization (PSO);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Green Computing, Communication and Conservation of Energy (ICGCE), 2013 International Conference on
Conference_Location :
Chennai
Type :
conf
DOI :
10.1109/ICGCE.2013.6823436
Filename :
6823436
Link To Document :
بازگشت