DocumentCode :
686769
Title :
A 16-channel FPGA-based time-to-digital converter for pulse width modulation circuitry for silicon photomultiplier readout
Author :
Key Jo Hong ; Bieniosek, Matthew F. ; Kim, Eunhee ; Levin, Craig S.
Author_Institution :
Dept. of Radiol., Stanford Univ., Stanford, CA, USA
fYear :
2013
fDate :
Oct. 27 2013-Nov. 2 2013
Firstpage :
1
Lastpage :
3
Abstract :
This work presents a 16-channel time-to-digital converter (TDC) implemented in a field programmable gate array (FPGA) that can be used for a positron emission tomography (PET) detector with pulse width modulation (PWM) circuit readout. Simple tapped delay line methods using dedicated carry chain structures are used to measure short time intervals in conventional TDCs. We propose a TDC with more sophisticated algorithms implemented in a Spartan-6 FPGA, that consists of a fine time measurement block, a coarse counter, a ring oscillator and a buffer. The ring oscillator generates frequency signal related delay chain in order to compensate the process, voltage, and temperature effect in real-time without causing dead-time in the TDC. The performance of our proposed TDC was measured with two input pulses that were generated from a pulse generator. The average timing resolution of the TDC channel is 75.5 ± 13.6 ps FWHM for all 16 channels. The proposed TDC was also used to acquire the flood histogram of the PET detector with a 2 × 2 array of 5 mm × 5 mm position sensitive solid state photo multiplier (PS-SSPM) coupled to an 18 × 18 array of 0.5 mm × 0.5 mm × 1.0 mm LYSO scintillation crystal at room temperature. The proposed TDC with PWM readout circuit clearly identified 0.5 mm × 0.5 mm crystals. In selected rows of crystals, the average ratio of distance between crystal peaks to peak standard deviation was 4.7 and the minimum ratio was 3.2. These results verify the feasibility of our TDC for PET detectors with sub-millimeter width crystals.
Keywords :
field programmable gate arrays; nuclear electronics; photomultipliers; position sensitive particle detectors; positron emission tomography; pulse width modulation; readout electronics; silicon radiation detectors; solid scintillation detectors; solid-state nuclear track detectors; time-digital conversion; 16-channel FPGA-based time-to-digital converter; FWHM; LYSO scintillation crystal; PET detector; PS-SSPM; PWM readout circuit; Spartan-6 FPGA; TDC channel; average timing resolution; carry chain structures; coarse counter; field programmable gate array; fine time measurement block; flood histogram; frequency signal related delay chain; position sensitive solid state photomultiplier; positron emission tomography; pulse generator; pulse width modulation circuitry; ring oscillator; short time intervals; silicon photomultiplier readout; simple tapped delay line methods; standard deviation; submillimeter width crystals; temperature 293 K to 298 K; Arrays; Crystals; Detectors; Field programmable gate arrays; Positron emission tomography; Pulse width modulation; Time measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2013 IEEE
Conference_Location :
Seoul
Print_ISBN :
978-1-4799-0533-1
Type :
conf
DOI :
10.1109/NSSMIC.2013.6829198
Filename :
6829198
Link To Document :
بازگشت