DocumentCode :
686996
Title :
A pixel readout chip in 40 nm CMOS process for high count rate imaging systems with minimization of charge sharing effects
Author :
Maj, Piotr ; Grybos, Pawel ; Szczygiel, Robert ; Kmon, Piotr ; Drozd, A. ; Deptuch, G.
Author_Institution :
Dept. of Meas. & Electron., AGH Univ. of Sci. & Technol., Kraków, Poland
fYear :
2013
fDate :
Oct. 27 2013-Nov. 2 2013
Firstpage :
1
Lastpage :
5
Abstract :
We present a prototype chip built in a 40 nm CMOS process for readout of a pixel detector. The prototype chip has a matrix of 18×24 pixels with a pixel pitch of 100 μm. It can operate in both: the single photon counting (SPC) mode and the C8P1 mode. In the SPC mode using the high gain setting the measured ENC is 84 e- rms (for the peaking time of 48 ns), the gain is 79.7 μV/e-, while the effective offset spread is 24 e- rms. In the C8P1 mode, the chip reconstructs full charge deposited in the detector, despite the charge sharing, and it points to a pixel with the largest charge deposition. The chip architecture and preliminary measurements are reported.
Keywords :
CMOS integrated circuits; nuclear electronics; photon counting; readout electronics; semiconductor counters; C8P1 mode; CMOS process; ENC; charge deposition; charge sharing effect minimization; chip architecture; effective offset spread; high count rate imaging systems; pixel detector readout chip; single photon counting mode; Algorithm design and analysis; Detectors; Integrated circuits; Noise; Photonics; Prototypes; Semiconductor device measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2013 IEEE
Conference_Location :
Seoul
Print_ISBN :
978-1-4799-0533-1
Type :
conf
DOI :
10.1109/NSSMIC.2013.6829433
Filename :
6829433
Link To Document :
بازگشت