Title :
Effects of substrate thinning on the properties of quadruple well CMOS MAPS
Author :
Zucca, Stefano ; Manghisoni, Massimo ; Ratti, Lodovico ; Re, V. ; Traversi, Gianluca ; Bettarini, S. ; Forti, F. ; Morsani, Fabio ; Rizzo, Gianluca
Author_Institution :
Dipt. di Ing. Ind. e dell´Inf., Univ. degli Studi di Pavia, Pavia, Italy
fDate :
Oct. 27 2013-Nov. 2 2013
Abstract :
The chip prototype Apsel4well, including monolithic active pixel sensor (MAPS) test structures, has been designed for vertexing applications requiring a fast and low material silicon vertex tracker. The chip is fabricated in a 180 nm CMOS process called INMAPS, featuring a quadruple well and a high resistivity epitaxial layer option. The main advantage with this approach is the chance of increasing the in-pixel intelligence as compared to standard three transistor MAPS schemes. Moreover, the presence of the quadruple well and of the high resistivity epitaxial layer leads to better charge collection performance and radiation resistance. Different samples of the Apsel4well chip have been thinned down to about 25 μm and 50 μm. This minimization of the material can further improve the tracker performance virtually with no charge signal loss. This paper focuses on the results from charge collection TCAD simulations of the Apsel4well pixel structure performed at different thickness and substrate bias voltage. Moreover, results from measurements relevant to the thinned chips both in terms of analog front-end channel performance and charge collection properties will be shown and compared to those from non-thinned chip.
Keywords :
CMOS image sensors; monolithic integrated circuits; nuclear electronics; position sensitive particle detectors; silicon radiation detectors; Apsel4well pixel structure; INMAPS process; analog front-end channel performance; bias voltage; charge collection TCAD simulations; charge collection performance; charge collection properties; charge signal loss; chip prototype Apsel4well; fast material silicon vertex tracker; high resistivity epitaxial layer; in-pixel intelligence; low material silicon vertex tracker; monolithic active pixel sensor test structures; nonthinned chip; quadruple well CMOS MAPS; radiation resistance; substrate thinning; three transistor MAPS schemes; tracker performance; vertexing applications; Charge measurement; Conductivity; Electrodes; Epitaxial layers; Semiconductor device measurement; Semiconductor process modeling; Substrates; CMOS MAPS; low noise design; particle tracking; quadruple well process;
Conference_Titel :
Nuclear Science Symposium and Medical Imaging Conference (NSS/MIC), 2013 IEEE
Conference_Location :
Seoul
Print_ISBN :
978-1-4799-0533-1
DOI :
10.1109/NSSMIC.2013.6829679