DocumentCode :
691441
Title :
Design and analysis of bypassing multipler
Author :
Ahuja, M. ; Bajaj, Sumit
fYear :
2013
fDate :
20-21 Sept. 2013
Firstpage :
241
Lastpage :
246
Abstract :
Multiplication is one of the essential operations in Digital Signal Processing (DSP) applications like Fast Fourier Transform (FFT), Digital filters etc. Design of multiplier is done, considering the tradeoffs between low power and high speed. The Braun´s multiplier is one of the parallel array multiplier which is used for unsigned numbers multiplication. The dynamic power and delay of the Braun multiplier can be reduced by using the bypassing techniques i.e. 1-dimensional and 2-dimensional bypassing. This paper presents a comparative study of different bypassing multipliers on basis of area, power and delay for 4×4, 8×8 and 16×16 bits in FPGA Spartan - 3E using Xilinx 12.4 ISE tool and Synopsys.
Keywords :
digital filters; fast Fourier transforms; field programmable gate arrays; signal processing; Braun multiplier; FPGA Spartan-3E; Synopsys; Xilinx 12.4 ISE tool; bypassing multipier; digital filters; digital signal processing applications; dynamic power; fast Fourier transform; parallel array multiplier; Area; Bypassing; Comparison; Delay; Power;
fLanguage :
English
Publisher :
iet
Conference_Titel :
Communication and Computing (ARTCom 2013), Fifth International Conference on Advances in Recent Technologies in
Conference_Location :
Bangalore
Print_ISBN :
978-1-84919-842-4
Type :
conf
DOI :
10.1049/cp.2013.2218
Filename :
6842997
Link To Document :
بازگشت