DocumentCode :
691828
Title :
A Radiation Hardened SRAM in 180-nm RHBD Technology
Author :
Chen Nan ; Wei Tingcun ; Wei Xiaomin ; Chen Xiao
Author_Institution :
Sch. of Comput. Sci. & Technol., Northwestern Polytech. Univ., Xi´an, China
fYear :
2013
fDate :
21-22 Dec. 2013
Firstpage :
159
Lastpage :
162
Abstract :
A 24 kB radiation hardened static random access memory using 180-nm commercial CMOS process appropriate for embedded system on a chip integrated circuits is presented. Radiation-hardened design is realized in the system, circuit and layout design to improve tolerance of radiation effects. The proto chips of SRAM are fabricated and tested, not only the electrical properties of SRAM chips are measured, but also the total ionizing dose effects experiments are finished using a Co-60 gamma radiation source. The experimental results show that, the TID(total ionizing dose effect) tolerance of SRAM chips is larger than 300 krad (Si) in which the electrical functions of SRAM are correct, but with the increase of TID rate, the static and dynamic current of SRAM increase seriously, and the write and read time increase slowly. Furthermore, it is verified by our research that, CMOS transistor layout design with ring-gate and P-type guard ring can enhance the TID tolerance of SRAM greatly.
Keywords :
CMOS memory circuits; SRAM chips; embedded systems; gamma-ray effects; integrated circuit layout; integrated circuit testing; radiation hardening (electronics); system-on-chip; transistors; CMOS transistor layout design; Co-60 gamma radiation source; P-type guard ring; RHBD Technology; SRAM chip electrical properties; SRAM electrical functions; SRAM proto chips fabrication; SRAM proto chips testing; TID tolerance; circuit design; commercial CMOS process; dynamic current; embedded system on a chip integrated circuit; radiation effect tolerance improvement; radiation hardened SRAM; radiation hardened static random access memory; radiation-hardened design; read time; ring-gate; size 180 nm; static current; system design; total ionizing dose effect experiment; total ionizing dose effect tolerance; write time; Arrays; Electron tubes; Layout; Logic gates; MOS devices; SRAM chips; Guard Ring; Radiation Hardened by Design; Ring-gate; SRAM; Total Ionizing Dose Effect;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Dependable, Autonomic and Secure Computing (DASC), 2013 IEEE 11th International Conference on
Conference_Location :
Chengdu
Print_ISBN :
978-1-4799-3380-8
Type :
conf
DOI :
10.1109/DASC.2013.55
Filename :
6844355
Link To Document :
بازگشت