DocumentCode :
69196
Title :
Suppression of Drain-Induced Barrier Lowering in Silicon-on-Insulator MOSFETs Through Source/Drain Engineering for Low-Operating-Power System-on-Chip Applications
Author :
Yamada, Tatsuya ; Nakajima, Yoshikata ; Hanajiri, Tatsuro ; Sugano, Takuo
Author_Institution :
Bio-Nano Electron. Res. Centre, Toyo Univ., Kawagoe, Japan
Volume :
60
Issue :
1
fYear :
2013
fDate :
Jan. 2013
Firstpage :
260
Lastpage :
267
Abstract :
In this paper, the authors propose novel metal-oxide-semiconductor field-effect transistor (MOSFET) types featuring additional L-shaped counterdoped areas in the source and/or drain regions of silicon-on-insulator (SOI) MOSFETs to reduce drain-induced barrier lowering (DIBL) through the buried oxide (BOX) layer. The L-shaped region in the drain area shields the BOX layer from penetration by the drain electric field, thereby reducing DIBL in the body region. Simulation of the electrical characteristics of these novel MOSFETs demonstrated more remarkable DIBL suppression and subthreshold slope performance in short-channel regions than in conventional SOI MOSFETs. In addition to this suppression, these novel MOSFETs suppress breakdown voltage more effectively than conventional SOI MOSFETs. The authors concluded that the proposed devices are capable of contributing to the scaling of SOI MOSFETs in ultralarge-scale integration circuits.
Keywords :
MOSFET; ULSI; low-power electronics; silicon-on-insulator; system-on-chip; BOX layer; DIBL; L-shaped counterdoped areas; SOI MOSFET; breakdown voltage suppression; buried oxide layer; drain electric field; drain-induced barrier lowering suppression; electrical characteristic simulation; low-operating-power system-on-chip applications; metal-oxide-semiconductor field-effect transistor; short-channel regions; silicon-on-insulator MOSFET; source-drain engineering; subthreshold slope performance; ultralarge-scale integration circuits; Body regions; Logic gates; MOSFETs; Scattering; Silicon on insulator technology; Substrates; Threshold voltage; Drain-induced barrier lowering (DIBL); impact ionization; low operating power; metal–oxide–semiconductor field-effect transistor (MOSFET); short-channel effect (SCE); silicon on insulator (SOI);
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2012.2225063
Filename :
6353911
Link To Document :
بازگشت