Title :
Fault coverage and resource analysis for diverse structures of clock TSV fault-tolerant units in 3D ICs
Author :
Heechun Park ; Taewhan Kim
Author_Institution :
Sch. of Electr. & Comput. Eng., Seoul Nat. Univ., Seoul, South Korea
Abstract :
In TSV (Through-Silicon-Via) based 3D ICs, synthesizing 3D clock tree is one of the most challenging tasks. Since the clock signal is delivered to clock sinks (e.g., latches, FFs) through TSVs, any fault on a TSV in the clock tree causes a chip failure. Therefore, ensuring the reliability of clock TSVs is highly important. Instead of the naive solution using double-TSV technique, which demands significant area overhead because of the large size of TSV, a structure called TSV fault-tolerant unit is proposed to provide TSV fault tolerance with minimum area overhead. In this work, we analyze a set of diverse structures of clock TSV fault-tolerant units which include not only the existing ones but also possible variants we devised, with respect to the TSV fault coverage and resource overhead such as additional TSVs, gates, and wires required. Our analysis results can be used usefully to provide designers with a guideline on the selection of TSV fault-tolerant unit that is best suited for their 3D IC design objectives and constraints.
Keywords :
clock distribution networks; fault tolerance; integrated circuit design; semiconductor device reliability; three-dimensional integrated circuits; 3D IC design; 3D clock tree; TSV fault coverage; chip failure; clock TSV fault-tolerant units; clock TSV reliability; clock signal; clock sinks; resource analysis; through-silicon-via based 3D IC; Circuit faults; Clocks; Fault tolerance; Fault tolerant systems; Logic gates; Three-dimensional displays; Through-silicon vias;
Conference_Titel :
SoC Design Conference (ISOCC), 2013 International
Conference_Location :
Busan
DOI :
10.1109/ISOCC.2013.6863953