DocumentCode :
692521
Title :
High-level synthesis with post-silicon delay tuning for RDR architectures
Author :
Hagio, Yuta ; Yanagisawa, M. ; Togawa, N.
fYear :
2013
fDate :
17-19 Nov. 2013
Firstpage :
194
Lastpage :
197
Abstract :
In this paper, we propose a high-level synthesis algorithm with post-silicon delay tuning for RDR architectures. We first obtain a non-delayed scheduling/binding result and a delayed scheduling/binding result. By adding several extra functional units to vacant RDR islands, we have a delayed scheduling/binding result so that its latency cannot be increased compared with the non-delayed one. After that, we similarize the two scheduling/binding results by repeatedly modifying their results. We can finally realize non-delayed and delayed scheduling/binding results simultaneously on RDR architecture with almost no area/performance overheads and we can select either one of them depending on post-silicon delay variation. Experimental results show that our algorithm successfully reduces delayed scheduling/binding latency by up to 42.9% compared with the conventional approach.
Keywords :
circuit tuning; flip-flops; high level synthesis; scheduling; silicon; RDR architectures; RDR islands; Si; area-performance overheads; delayed scheduling-binding latency; functional units; high-level synthesis algorithm; nondelayed scheduling-binding result; post-silicon delay tuning; post-silicon delay variation; regular-distributed-register architectures; Clocks; Computer architecture; Data transfer; Delays; Registers; Scheduling; Tuning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2013 International
Conference_Location :
Busan
Type :
conf
DOI :
10.1109/ISOCC.2013.6863970
Filename :
6863970
Link To Document :
بازگشت