DocumentCode :
692569
Title :
Priority-based SRAM design
Author :
Ik-Joon Chang
Author_Institution :
Electron. & Radio Eng., Kyunghee Univ., Yongin, South Korea
fYear :
2013
fDate :
17-19 Nov. 2013
Firstpage :
245
Lastpage :
248
Abstract :
In memory design, people have conventionally assumed that all bit-cells have same importances and hence, made many efforts to obtain memory free from bit-cell failures. However, such an assumption may not be true in video applications such as H.264 and MPEG-4. Here, higher order bits of luminance pixels can be considered more critical compared to lower order bits. It is due to the fact that human visual system is mostly sensitive to the higher order bits. To efficiently exploit this characteristic of video applications, we explore the possibility of priority-based SRAM design in this work. We present a hybrid SRAM array as an example of the priority-based SRAM design. Here, the higher order bits are stored in robust 8T bit-cells while the lower order bits are stored in conventional 6T bit-cells. This facilitates aggressive scaling of supply voltage in memory as the important luma bits, stored in 8T bit-cells, remain relatively unaffected by voltage scaling. The not-so-important lower order luma bits, stored in 6T bit-cells, if affected, contribute insignificantly to the overall degradation in output video quality. Simulation results show that under iso-area condition, we can obtain at least 32% power savings in the hybrid memory array compared to the conventional 6T SRAM array.
Keywords :
SRAM chips; array signal processing; energy conservation; integrated circuit design; logic design; transistor circuits; video signal processing; 6T SRAM array; 6T bit-cells; 8T bit-cells; H.264; MPEG-4; bit-cell failures; higher order bits; human visual system; hybrid SRAM array; hybrid memory array; isoarea condition; lower order bits; luma bit; luminance pixels; memory design; output video quality; power savings; priority-based SRAM design; supply voltage; video applications; voltage scaling; Arrays; Decoding; Hybrid power systems; Image reconstruction; PSNR; Random access memory; Vectors; Aggressive voltage scaling in SRAM; Prirority-based SRAM design; Process variation resilient SRAM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
SoC Design Conference (ISOCC), 2013 International
Conference_Location :
Busan
Type :
conf
DOI :
10.1109/ISOCC.2013.6864018
Filename :
6864018
Link To Document :
بازگشت