DocumentCode
69681
Title
Design and Evaluation of Multiple Valued Logic Gates Using Pseudo N-Type Carbon Nanotube FETs
Author
Jinghang Liang ; Linbin Chen ; Jie Han ; Lombardi, Floriana
Author_Institution
Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
Volume
13
Issue
4
fYear
2014
fDate
July 1 2014
Firstpage
695
Lastpage
708
Abstract
Multiple valued logic (MVL) circuits are particularly attractive for nanoscale implementation as advantages in information density and operating speed can be harvested using emerging technologies. In this paper, a new family of MVL gates is proposed for implementation using carbon nanotube field-effect transistors (CNTFETs). The proposed designs use pseudo N-type CNTFETs and no resistor is utilized for their operation. This approach exploits threshold voltage control of the P-type and N-type transistors, while ensuring correct MVL operation for both ternary and quaternary logic gates. This paper provides a detailed assessment of several figures of merit, such as static power consumption, switching power consumption, propagation delay and the power-delay product (PDP). Compared with resistor-loaded designs, the proposed pseudo-NCNTFET MVL gates show advantages in circuit area, power consumption and energy efficiency, while still incurring a comparable propagation delay. Compared to a complementary logic family, the pseudo-NCNTFET MVL logic family requires a smaller circuit area with a similar propagation delay on average, albeit with a larger PDP and static power consumption. A design methodology and a discussion of issues related to leakage and yield are also provided for the proposed MVL logic family.
Keywords
carbon nanotube field effect transistors; logic design; logic gates; multivalued logic circuits; nanoelectronics; power consumption; semiconductor nanotubes; ternary logic; C; N-type CNTFET; P-type transistors; carbon nanotube field-effect transistors; circuit area; design methodology; energy efficiency; multiple valued logic circuits; multiple valued logic gates; power-delay product; propagation delay; pseudo N-type carbon nanotube FET; quaternary logic gates; static power consumption; ternary logic gates; threshold voltage control; CNTFETs; Inverters; Logic gates; Power demand; Resistors; Standards; Threshold voltage; Carbon nanotube field-effect transistor (CNTFET); emerging technologies; logic design; multiple valued logic (MVL);
fLanguage
English
Journal_Title
Nanotechnology, IEEE Transactions on
Publisher
ieee
ISSN
1536-125X
Type
jour
DOI
10.1109/TNANO.2014.2316000
Filename
6784480
Link To Document