DocumentCode :
696880
Title :
Algorithmic noise-tolerance for low-power signal processing in the deep submicron era
Author :
Hegde, Rajamohana ; Shanbhag, Naresh R.
Author_Institution :
Coordinated Science Laboratory/ECE Department, University of Illinois at Urbana-Champaign, Urbana, Illinois, USA
fYear :
2000
fDate :
4-8 Sept. 2000
Firstpage :
1
Lastpage :
4
Abstract :
In deep submicron (DSM) VLSI technology, deviations in node voltages due to DSM noise can lead to erroneous system outputs in VLSI implementations of DSP and communication algorithms degrading their performance in terms of signal-to-noise ratio (SNR) or bit-error-rate (BER). We present algorithmic noise-tolerance schemes for digital filtering to detect such errors in system output and mitigate their effect on the system performance. The errors in the system output are detected by employing a low-complexity prediction scheme. It is shown that, the proposed scheme improves the performance of the filtering algorithm by up to 10dB with less than 10% hardware overhead. It is also shown that the proposed scheme can be employed to achieve substantial energy savings with marginal degradation in performance by deliberately introducing errors in DSP hardware by overscaling the supply voltage.
Keywords :
Band-pass filters; Clocks; Digital signal processing; Logic gates; Manganese; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2000 10th European
Conference_Location :
Tampere, Finland
Print_ISBN :
978-952-1504-43-3
Type :
conf
Filename :
7075727
Link To Document :
بازگشت