DocumentCode :
698030
Title :
Experiments on designing low power decimation filter for multistandard receiver on heterogeneous targets
Author :
Khouja, Nadia ; Le Gal, Bertrand ; Grati, Khaled ; Ghazel, Adel
Author_Institution :
CIRTA´COM Lab., Ecole Super. des Commun. de Tunis, Ariana, Tunisia
fYear :
2009
fDate :
24-28 Aug. 2009
Firstpage :
1284
Lastpage :
1288
Abstract :
This work presents the results of different experiments conducted on a power-efficient decimation filter design in a wireless multi-standard receiver context. This paper evaluates the efficiency of some low-power solutions applied to the digital filtering domain. This evaluation was done for heterogeneous target devices and for both ASIC and FPGA technologies. With this work, the authors prove that identifying the best low-power solution is very dependent on technology and target device.
Keywords :
application specific integrated circuits; digital filters; field programmable gate arrays; low-power electronics; ASIC technology; FPGA technology; digital filtering domain; heterogeneous target devices; low power decimation filter; low-power solutions; power-efficient decimation filter; wireless multistandard receiver context; Abstracts; Clocks; Digital signal processing; Mixers; Optimization; Standards; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2009 17th European
Conference_Location :
Glasgow
Print_ISBN :
978-161-7388-76-7
Type :
conf
Filename :
7077604
Link To Document :
بازگشت