DocumentCode :
698477
Title :
Performance evaluation of fine time synchronizers for WLANs
Author :
Canet, M.J. ; Wassell, I.J. ; Valls, J. ; Almenar, V.
Author_Institution :
Univ. Politec. de Valencia, Gandia, Spain
fYear :
2005
fDate :
4-8 Sept. 2005
Firstpage :
1
Lastpage :
4
Abstract :
In this paper the performance and implementation cost of three different fine time synchronization algorithms have been evaluated for their use in WLANs. In order to evaluate the performance, the residual time offset after fine time synchronization have been calculated. A hardware structure has been proposed for each algorithm and some simplifications are added that reduce the hardware cost without performance reduction. A Virtex II FPGA device has been selected as a target technology for the implementation. The results indicate that a cross-correlation algorithm with only 28 coefficients achieves the lowest hardware cost with similar performance with respect to the others algorithms.
Keywords :
channel estimation; field programmable gate arrays; maximum likelihood estimation; synchronisation; wireless LAN; Virtex II FPGA device; WLAN; cross-correlation algorithm; fine time synchronizers; hardware structure; residual time offset; Channel estimation; Equations; Estimation; Hardware; OFDM; Signal processing algorithms; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2005 13th European
Conference_Location :
Antalya
Print_ISBN :
978-160-4238-21-1
Type :
conf
Filename :
7078062
Link To Document :
بازگشت