DocumentCode :
698682
Title :
Bit-flipping post-processing for forced convergence decoding of LDPC codes
Author :
Zimmermann, Ernesto ; Pattisapu, Prakash ; Fettweis, Gerhard
Author_Institution :
Dept. of Mobile Commun. Syst., Dresden Univ. of Technol., Dresden, Germany
fYear :
2005
fDate :
4-8 Sept. 2005
Firstpage :
1
Lastpage :
4
Abstract :
The recently proposed forced convergence technique allows for reducing the decoding complexity of Low-Density Parity-Check Codes (LDPCC) at only slight deterioration in performance. The basic idea is to restrict the message passing during LDPC decoding to the nodes that still significantly contribute to the decoding result. In this paper, we propose to add a bit-flipping post-processor to the forced convergence decoder in order to alleviate some problems of this novel technique, namely the error floors observed when aiming for high reduction in decoding complexity. Our results show that combining a hard decision bit-flipping with the forced convergence approach enables to almost retain original error correction performance while further reducing decoding complexity.
Keywords :
computational complexity; decoding; error correction; parity check codes; LDPC codes; LDPC decoding; LDPCC; bit-flipping post-processing; decoding complexity reduction; error correction performance; error floors; forced convergence decoding; hard decision bit-flipping; low-density parity-check codes; Complexity theory; Convergence; Iterative decoding; Maximum likelihood decoding; Message passing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2005 13th European
Conference_Location :
Antalya
Print_ISBN :
978-160-4238-21-1
Type :
conf
Filename :
7078274
Link To Document :
بازگشت