DocumentCode :
700038
Title :
A flexible architecture for DSP applications combining high performance arithmetic with small scale configurability
Author :
Xydis, Sotiris ; Sideris, Isidoros ; Economakos, George ; Pekmestzi, Kiamal
Author_Institution :
Sch. of Electr. & Comput. Eng., Nat. Tech. Univ. of Athens, Athens, Greece
fYear :
2008
fDate :
25-29 Aug. 2008
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents the architecture of a flexible and high performance unit for DSP applications. The proposed architecture operates based on fast Carry-Save (CS) arithmetic. A mapping methodology, for datapaths composed with the proposed flexible units, is also presented. It exploits the incorporated features of the proposed units and enables fast computations, high operation densities and advanced data reusability. Experimental results shown that several DSP algorithms can be mapped onto the proposed architecture with high efficiency delivering in average, latency gains of 36.56% and 45.76% compared to the MAC and the primitive resources based datapaths, respectively.
Keywords :
digital arithmetic; digital signal processing chips; CS arithmetic; DSP applications; MAC; advanced data reusability; carry-save arithmetic; data paths; flexible architecture units; high operation density; high performance arithmetic units; latency gains; mapping methodology; primitive resources; small scale configurability; Adders; Benchmark testing; Computer architecture; Digital signal processing; Discrete cosine transforms; Europe; Hardware;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2008 16th European
Conference_Location :
Lausanne
ISSN :
2219-5491
Type :
conf
Filename :
7080570
Link To Document :
بازگشت