• DocumentCode
    701107
  • Title

    Synthesis of memory-based VLSI architectures for discrete wavelet transforms

  • Author

    Choi, Seonil ; Bae, Jongwoo ; Prasanna, Viktor K.

  • Author_Institution
    Integrated Media Systems Center, Department of Electrical Engineering-Systems, University of Southern California, Los Angeles, CA 90089-2562
  • fYear
    1996
  • fDate
    10-13 Sept. 1996
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    We propose novel VLSI architectures for computing the Discrete Wavelet Transforms. The proposed architectures employ a memory-based approach. ROM lookup tables are used for the implementation of complex computational modules. Compared with known architectures that employ traditional hardware computational modules, the proposed architectures are faster and are area-efficient. The memory-based architecture is used to implement the block-based DWT with parallel I/O. The resulting architectures are area-efficient and have high throughput and low latency. These architectures are suitable for low-power single-chip implementations which are useful for DWT-based mobile/visual communication systems.
  • Keywords
    Adders; Discrete wavelet transforms; Input variables; Memory architecture; Read only memory; Very large scale integration;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    European Signal Processing Conference, 1996. EUSIPCO 1996. 8th
  • Conference_Location
    Trieste, Italy
  • Print_ISBN
    978-888-6179-83-6
  • Type

    conf

  • Filename
    7082832