• DocumentCode
    701414
  • Title

    A 650 MHz pipelined MAC for DSP applications using a new clocking strategy

  • Author

    Fraternali, F. ; Masera, G. ; Piccinini, G. ; Zamboni, M.

  • Author_Institution
    Politecnico di Torino - Dipartimento di Elettronica, Corso Duca degli Abruzzi 24 - 110129 TORINO - Italy
  • fYear
    1996
  • fDate
    10-13 Sept. 1996
  • Firstpage
    1
  • Lastpage
    4
  • Abstract
    A 8×8 bit multiplier and accumulator unit for high speed applications is presented in this paper. The multiplier architecture is directly derived from the Baugh and Wooley algorithm, with some modifications, to reduce area and latency while the accumulator section is distributed along the multiplier structure. In this way the accumulator´s latency is hidden in the multiplier´s one. A new clocking strategy has been used for the design of the four stages pipelined accumulator cell, based on a full adder with partial feedback. The unit is synthesized in a 0.7μm Ν well CMOS technology. A one phase dynamic logic (True Single Phase Clocking — TSPC) has been adopted and the transistors widths had been sized by using an optimization algorithm achieving a clock frequency of 650 MHz with a latency of 36 clock cycles.
  • Keywords
    Adders; CMOS integrated circuits; Clocks; Computer architecture; Delays; Microprocessors; Transistors;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    European Signal Processing Conference, 1996. EUSIPCO 1996. 8th
  • Conference_Location
    Trieste, Italy
  • Print_ISBN
    978-888-6179-83-6
  • Type

    conf

  • Filename
    7083140