DocumentCode :
701903
Title :
A comparison of synthesis tools for supervisory controllers
Author :
Sanchez, A. ; Reza, J. ; Douriet, J. ; Gonzalez, R.
Author_Institution :
Depto. de Ingenieria Electrica y Computacion, Centro de Investigacion y Estudios Avanzados (Cinvestav) Apdo. Postal 31-438, Guadalajara 45091, Jalisco, Mexico
fYear :
2003
fDate :
1-4 Sept. 2003
Firstpage :
600
Lastpage :
605
Abstract :
This paper presents a numeric performance comparison of synthesis tools for supervisory controllers. First, a BDD implementation of supervisory synthesis operations is presented. This implementation is based on a predicate representation of SCT previously proved to be successful on establishing a symbolic calculation framework. The implementation is compared with UKDES and Supremica, two tools for supervisory control synthesis using explicit algorithms. Benchmark problems are established for asynchronous product, synchronous product and supremal controllable language calculations. Results of numerical experiments are presented showing a better performance of the symbolic implementation. However, for solving industrial applications it is still needed to improve the computational performance as well as using other design approaches (e.g. modularity and hierarchy).
Keywords :
Benchmark testing; Boolean functions; Data structures; Discrete-event systems; Production; Software algorithms; Supervisory control; Discrete-event systems; supervisory synthesis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Control Conference (ECC), 2003
Conference_Location :
Cambridge, UK
Print_ISBN :
978-3-9524173-7-9
Type :
conf
Filename :
7085021
Link To Document :
بازگشت