DocumentCode :
702316
Title :
Virtual logic netlist: Enabling efficient RTL analysis
Author :
Rachamalla, Spandana ; Joseph, Arun ; Rao, Rahul ; Pandey, Diwesh
Author_Institution :
IBM Syst. & Technol. Group, Bangalore, India
fYear :
2015
fDate :
2-4 March 2015
Firstpage :
571
Lastpage :
576
Abstract :
Early design analysis is essential for better design definition and efficient balancing of design effort and risk. In this paper, we introduce the concept of virtual logic netlist (VLN), a potentially incomplete yet representative hierarchical and logical netlist graph of the design. VLN enables early and rapid register transfer level (RTL) analysis using accurate backend tool engines without the need for time-intensive synthesis techniques. We discuss the creation of a VLN, and its application to enable RTL clock gating analysis. Experimental evaluation performed on the IBM POWER8 microprocessor chip showed an error of less than 2%, and a TAT improvement of atleast 250x, when compared to full netlist based analysis.
Keywords :
circuit analysis computing; clocks; integrated circuit design; microprocessor chips; IBM POWER8 microprocessor chip; RTL clock gating analysis; VLN; backend tool engines; design analysis; hierarchical logical netlist graph; register transfer level analysis; virtual logic netlist; Accuracy; Clocks; Data models; Data structures; Engines; Load modeling; Logic gates; RTL analysis; early design analysis; virtual logic netlist;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2015 16th International Symposium on
Conference_Location :
Santa Clara, CA
Print_ISBN :
978-1-4799-7580-8
Type :
conf
DOI :
10.1109/ISQED.2015.7085490
Filename :
7085490
Link To Document :
بازگشت