DocumentCode :
703690
Title :
Low power compressor based MAC architecture for DSP applications
Author :
Narendra, C.P. ; Ravi Kumar, K.M.
Author_Institution :
Dept. of Electron. & Commun., Visveswaraya Technol. Univ., Bangalore, India
fYear :
2015
fDate :
19-21 Feb. 2015
Firstpage :
1
Lastpage :
5
Abstract :
This paper presents the low power compressor based Multiply-Accumulate (MAC) architecture for DSP applications. In VLSI, highly computed arithmetic cells including adders and multipliers are the most copiously used components. Efficient implementation of arithmetic logic units, floating point units and other dedicated functional components are utilized in most of the microprocessors and digital signal processors (DSPs). Thus in this brief, compressor circuit has been illustrated for the low power applications and also the impact of datapath circuits has been demonstrated. The proposed low power compressor architecture was applied to MAC unit and compared against the conventional compressor based MAC units and observed that the proposed architecture has reduced significant amount of leakage power.
Keywords :
digital signal processing chips; logic circuits; low-power electronics; microprocessor chips; DSP application; MAC architecture; VLSI; adder; arithmetic cell; arithmetic logic unit; digital signal processor; floating point unit; low power compressor circuit; microprocessor; multiplier; multiply-accumulate architecture; Adders; Computer architecture; Delays; Field programmable gate arrays; Integrated circuit interconnections; Logic gates; Power demand; Compressor; DSP; Datapath; Low Power VLSI; Multiply Accumulate;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing, Informatics, Communication and Energy Systems (SPICES), 2015 IEEE International Conference on
Conference_Location :
Kozhikode
Type :
conf
DOI :
10.1109/SPICES.2015.7091393
Filename :
7091393
Link To Document :
بازگشت