DocumentCode :
703872
Title :
Designer-level verification — An industrial experience story
Author :
Bergman, Stephen ; Bobok, Gabor ; Kowalski, Walter ; Koyfman, Shlomit ; Moran, Shiri ; Nevo, Ziv ; Orni, Avigail ; Paruthi, Viresh ; Roesner, Wolfgang ; Shurek, Gil ; Vuyyuru, Vasantha
Author_Institution :
IBM Corp., USA
fYear :
2015
fDate :
9-13 March 2015
Firstpage :
410
Lastpage :
411
Abstract :
Designer-level verification (DLV) is now widely accepted as a necessary practice in the hardware industry. More than ever, logic designers are held responsible for the initial validation of modules they develop, before these are released to systematic verification. DLV requires specific tools and methods adapted for designers, who are not full-time verification experts. We present user experience stories and usage statistics, describing how DLV has been practiced in our company, using a dedicated tool developed for this purpose. A typical pattern that emerges is of designers devoting short, fragmented time periods to DLV work, interleaved with other logic development tasks. We observe that the deployed DLV tool supports this mode of work, since it is simple and intuitive. This demonstrates that a suitable tool can help DLV become an integral part of a logic design project.
Keywords :
logic design; statistical analysis; DLV; designer-level verification; full-time verification experts; hardware industry; industrial experience story; logic design project; logic development tasks; module validation; systematic verification; usage statistics; user experience stories; Companies; Delays; Hardware; Industries; Registers; Systematics; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location :
Grenoble
Print_ISBN :
978-3-9815-3704-8
Type :
conf
Filename :
7092424
Link To Document :
بازگشت