DocumentCode :
703927
Title :
DRAM or no-DRAM? Exploring linear solver architectures for image domain warping in 28 nm CMOS
Author :
Schaffner, Michael ; Gurkaynak, Frank K. ; Smolic, Aljoscha ; Benini, Luca
Author_Institution :
ETH Zurich, Zürich, Switzerland
fYear :
2015
fDate :
9-13 March 2015
Firstpage :
707
Lastpage :
712
Abstract :
Solving large optimization problems within the energy and cost budget of mobile SoCs in real-time is a challenging task and motivates the development of specialized hardware accelerators. We present an evaluation of different linear solvers suitable for least-squares problems emanating from image processing applications such as image domain warping. In particular, we estimate implementation costs in 28 nm CMOS technology, with focus on trading on-chip memory vs. off-chip (DRAM) bandwidth. Our assessment shows large differences in circuit area, throughput and energy consumption and aims at providing a recommendation for selecting a suitable architecture. Our results emphasize that DRAM-free accelerators are an attractive choice in terms of power consumption and overall system complexity, even though they require more logic silicon area when compared to accelerators that make use of external DRAM.
Keywords :
CMOS logic circuits; DRAM chips; least squares approximations; CMOS technology; DRAM bandwidth; DRAM-free accelerators; image domain warping; image processing applications; large optimization problems; least-squares problems; linear solvers; logic silicon area; mobile SoC; off-chip bandwidth; on-chip memory; size 28 nm; specialized hardware accelerators; Bandwidth; Estimation; Hardware; Memory management; Random access memory; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location :
Grenoble
Print_ISBN :
978-3-9815-3704-8
Type :
conf
Filename :
7092479
Link To Document :
بازگشت