DocumentCode :
703944
Title :
Synergistic use of multiple on-chip networks for ultra-low latency and scalable distributed routing reconfiguration
Author :
Balboni, Marco ; Flich, Jose ; Bertozzi, Davide
Author_Institution :
ENDIF - MPSoC Res. Group, Univ. of Ferrara, Ferrara, Italy
fYear :
2015
fDate :
9-13 March 2015
Firstpage :
806
Lastpage :
811
Abstract :
Extending the principle of partially good die allowance to manycore processors, and testing them over time to detect the onset of permanent faults, are only feasible through proper support in the on-chip interconnection network. In fact, this implies the ability to reconfigure the routing algorithm at runtime to reflect changes in network topologies. Current literature cannot avoid a large hardware and/or software overhead when tackling this challenge. This paper exploits the existence of multiple physical networks in industry-relevant manycore processors in a synergistic way, for the sake of fast and scalable distributed reconfiguration of the routing function at runtime.
Keywords :
network routing; network-on-chip; NoC; die allowance; hardware overhead; industry-relevant manycore processors; multiple on-chip networks; multiple physical networks; network-on-chip; on-chip interconnection network; permanent faults; scalable distributed routing reconfiguration; software overhead; synergistic use; ultra-low latency; Optimization; Ports (Computers); Routing; Runtime; Switches; System recovery; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location :
Grenoble
Print_ISBN :
978-3-9815-3704-8
Type :
conf
Filename :
7092496
Link To Document :
بازگشت