• DocumentCode
    703947
  • Title

    ACSEM: Accuracy-configurable fast soft error masking analysis in combinatorial circuits

  • Author

    Kriebel, Florian ; Rehman, Semeen ; Duo Sun ; Aceituno, Pau Vilimelis ; Shafique, Muhammad ; Henkel, Jorg

  • Author_Institution
    Dept. of Embedded Syst. (CES), Karlsruhe Inst. of Technol. (KIT), Karlsruhe, Germany
  • fYear
    2015
  • fDate
    9-13 March 2015
  • Firstpage
    824
  • Lastpage
    829
  • Abstract
    Small feature sizes and associated low-operating voltages have led to radiation-induced soft errors as a major source of unreliability in modern circuits. As not all errors propagate to the final output of a combinatorial circuit (e.g., because of logical masking effects), an analysis of the error masking characteristics is required to evaluate and enhance the quality of a reliable processor design. State-of-the-art gate-level soft error masking techniques require a significant amount of analysis time due to their inherent nature of parsing and analyzing the complete processor´s netlist, which may take up to several days. In this paper, we present a fast and Accuracy-Configurable Soft Error Masking analysis technique (ACSEM) that performs error probability analysis on parts of netlist within the user-provided masking accuracy range. To enable this, we theoretically derive the maximum number of steps in the netlist graph that has to be processed to reach the required masking accuracy level. This significantly reduces the analysis time by orders of magnitude compared to traditional state-of-the art approaches that process all logic gate paths in a given combinatorial circuit.
  • Keywords
    combinational circuits; error statistics; logic gates; radiation hardening (electronics); ACSEM; accuracy-configurable fast soft error masking analysis; combinatorial circuits; error probability analysis; logic gate; logical masking effects; modern circuits; radiation-induced soft errors; user-provided masking accuracy; Accuracy; Circuit faults; Error probability; Integrated circuit modeling; Logic gates; Reliability;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
  • Conference_Location
    Grenoble
  • Print_ISBN
    978-3-9815-3704-8
  • Type

    conf

  • Filename
    7092499