Title :
Maximizing IO performance via conflict reduction for flash memory storage systems
Author :
Qiao Li ; Liang Shi ; Congming Gao ; Kaijie Wu ; Xue, Chun Jason ; Qingfeng Zhuge ; Sha, Edwin H.-M
Author_Institution :
Coll. of Comput. Sci., Chongqing Univ., Chongqing, China
Abstract :
Flash memory has been widely deployed during the recent years with the improvement of bit density and technology scaling. However, a significant performance degradation is also introduced with the development trend. The latency of IO requests on flash memory storage systems is composed of access conflict latency, data transfer latency, flash chip access latency and ECC encoding/decoding latency. Studies show that the access conflict latency, which is mainly induced by the slow transfer latency and access latency, has become the dominate part of the IO latency, especially for IO intensive applications. This paper proposes to reduce the flash access conflict latency through the reduction of the transfer and flash access latencies. A latency model is built to construct the relationship among the transfer latency and access latency based on the reliability characteristics of flash memory. Simulation experiments show that the proposed approach achieves significant performance improvement.
Keywords :
flash memories; public key cryptography; ECC encoding-decoding latency; IO performance; conflict reduction; data transfer latency; flash chip access latency; flash memory storage systems; Ash; Data transfer; Decoding; Error correction codes; Parity check codes; Programming; Sensors;
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location :
Grenoble
Print_ISBN :
978-3-9815-3704-8