DocumentCode :
703994
Title :
VARSHA: Variation and reliability-aware application scheduling with adaptive parallelism in the dark-silicon era
Author :
Kapadia, Nishit ; Pasricha, Sudeep
Author_Institution :
Dept. of Electr. & Comput. Eng., Colorado State Univ., Fort Collins, CO, USA
fYear :
2015
fDate :
9-13 March 2015
Firstpage :
1060
Lastpage :
1065
Abstract :
With deeper technology scaling accompanied by a worsening power-wall, an increasing proportion of chip area on a chip multiprocessor (CMP) is expected to be occupied by dark-silicon. At the same time, design challenges due to process variations and soft-errors in integrated circuits are projected to become even more severe. In this work, we propose a novel framework that leverages the knowledge of variations on the chip to perform runtime application mapping and dynamic voltage scaling to optimize system performance and energy, while satisfying dark-silicon power-constraints of the chip as well as application-specific performance and reliability constraints. Our experimental results show average savings of 35%-80% in application service-times and 13%-15% in energy consumption, compared to the state-of-the-art.
Keywords :
parallel processing; power aware computing; reliability; scheduling; VARSHA; adaptive parallelism; application service-times; dark-silicon power constraints; dynamic voltage scaling; energy consumption; runtime application mapping; variation and reliability-aware application scheduling; Automation; Delays; Europe; Parallel processing; Reliability engineering; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2015
Conference_Location :
Grenoble
Print_ISBN :
978-3-9815-3704-8
Type :
conf
Filename :
7092546
Link To Document :
بازگشت