DocumentCode :
704627
Title :
A novel realization of reversible LFSR for its application in cryptography
Author :
Singh, Prasoon Lata ; Majumder, Alak ; Chowdhury, Barnali ; Singh, Ranvijay ; Mishra, Nikhil
Author_Institution :
Dept. of Electron. & Commun. Eng., Nat. Inst. of Technol., Yupia, India
fYear :
2015
fDate :
19-20 Feb. 2015
Firstpage :
601
Lastpage :
606
Abstract :
One-to-one mapping from input to output is the necessary condition for a reversible computational model transiting from one state of abstract machine to another. Probably, the biggest motivation to study reversible technologies is that, it is considered to be the best effective way to enhance the energy efficiency than the conventional models. The research on reversibility has shown greater impact to have enormous applications in emerging technologies such as Quantum Computing, QCA, Nanotechnology and Low Power VLSI. In this paper, we have realized novel reversible architecture of Linear Feedback Shift Register (LFSR) and Parallel Signature Analyzer (PSA) and have explored these in terms of delay, quantum cost and garbage. While approaching for LFSR, we have shown new reversible realization of Serial Input Serial Output (SISO) and Serial Input Parallel Output (SIPO) registers up to N-bit and analyzed their delay, quantum cost & garbage in terms of some lemmas, which will outperform the existing designs available in literature.
Keywords :
cryptography; shift registers; PSA; QCA; SIPO registers; SISO register; abstract machine state; cryptography; energy efficiency; linear feedback shift register; low power VLSI; nanotechnology; necessary condition; one-to-one mapping; parallel signature analyzer; quantum computing; quantum cost; reversible LFSR; reversible architecture; reversible computational model; serial input parallel output registers; serial input serial output registers; Clocks; Delays; Logic gates; Master-slave; Pulse generation; Shift registers; Reversible LFSR; Reversible Logic; Reversible PSA; SIPO; SISO;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing and Integrated Networks (SPIN), 2015 2nd International Conference on
Conference_Location :
Noida
Print_ISBN :
978-1-4799-5990-7
Type :
conf
DOI :
10.1109/SPIN.2015.7095273
Filename :
7095273
Link To Document :
بازگشت