DocumentCode :
705322
Title :
Area optimization of ROM-based controllers dedicated to digital signal processing applications
Author :
Le Gal, Bertrand ; Ribon, Aurelien ; Bossuet, Lilian ; Dallet, Dominique
Author_Institution :
IMS Lab., Univ. of Bordeaux, Talence, France
fYear :
2010
fDate :
23-27 Aug. 2010
Firstpage :
547
Lastpage :
551
Abstract :
The interest in using High-Level Synthesis flows to design Digital Signal Processing (DSP) circuits greatly increased in the last years. This is primarily due to the growing processing complexity combined with the limitations of the time-to-market constraint. Dedicated processor design is a complex process, and tools have to optimize processor datapath and controller. In this paper, we propose a controller design flow based on mapping Finite-State Machines into Memory Blocks in order to limit the controller critical path. Our design flow approach takes into account DSP circuit singularities providing efficient area saving compared to other approaches (more than 5%, and up to 62% on real life applications).
Keywords :
digital signal processing chips; finite state machines; integrated circuit design; optimisation; DSP circuits; ROM based controllers; area optimization; controller design flow; dedicated processor design; digital signal processing applications; high level synthesis flows; mapping finite-state machines; memory blocks; optimize processor controller; optimize processor datapath; time-to-market constraint; Compaction; Complexity theory; Computer architecture; Decoding; Digital signal processing; Optimization; Read only memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2010 18th European
Conference_Location :
Aalborg
ISSN :
2219-5491
Type :
conf
Filename :
7096595
Link To Document :
بازگشت