DocumentCode :
706048
Title :
System-level characterization of a real-time 4×4 MIMO-OFDM transceiver on FPGA
Author :
Haene, Simon ; Perels, David ; Fichtner, Wolfgang
Author_Institution :
Integrated Syst. Lab., ETH Zurich, Zurich, Switzerland
fYear :
2007
fDate :
3-7 Sept. 2007
Firstpage :
1146
Lastpage :
1150
Abstract :
The performance of an FPGA-based MIMO-OFDM testbed is investigated through measurements. The setup includes two real-time terminals, supporting up to 4 spatial streams, and a wideband multipath channel emulator. The performance of the system, transmitting at data rates up to 216 Mbit/s over a 20MHz channel in the 2.4 GHz ISM band, is benchmarked under different channel scenarios. The impact of different algorithm choices at the receiver, including parameter estimation for synchronization and channel estimation, on system-level performance is also evaluated. The FPGA implementation results for the different PHY-layer subsystems provide relevant insight into possible tradeoffs between performance and silicon complexity.
Keywords :
MIMO communication; OFDM modulation; channel estimation; field programmable gate arrays; multipath channels; radio transceivers; synchronisation; 4×4 MIMO-OFDM transceiver; FPGA implementation; PHY-layer subsystems; channel estimation; multiple-input multiple-output communication; orthogonal frequency division multiplexing modulation; parameter estimation; real-time terminals; silicon complexity; spatial streams; synchronization; system-level characterization; wideband multipath channel emulator; Channel estimation; Field programmable gate arrays; MIMO; OFDM; Receivers; Signal processing algorithms; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Conference, 2007 15th European
Conference_Location :
Poznan
Print_ISBN :
978-839-2134-04-6
Type :
conf
Filename :
7098984
Link To Document :
بازگشت