Title :
Behavioral description model BDM for design space exploration: A case study of HIS algorithm for MC-CDMA system
Author :
Thabet, F. ; Coussy, P. ; Heller, D. ; Martin, E.
Author_Institution :
LESTER, Univ. de Bretagne Sud, Lorient, France
Abstract :
The design of complex Digital Signal Processing (DSP) hardware accelerators implies to minimize architectural cost and to maximize timing performances. Exploring different communication architectures and timing behaviors is thus a key step in the modern system design flows. In this paper, we present a methodology that permits the design space exploration of DSP applications. The proposed approach consists in embedding a sequential function into a Behavioral Description Model (BDM) that includes a set of I/O and control processes. Communication architectures and timing behaviors (I/O scheduling, I/O parallelism...) can be varied and easily explored by adding I/O and synchronization code into the dedicated concurrent processes while keeping the functionality description unchanged throughout the exploration step. A high-level synthesis tool is next used to generate the architectures that respect the design constraints. We show the interest of our approach in the case study of a Hyper-plane Intersection and Selection HIS algorithm for MC-CDMA system.
Keywords :
code division multiple access; digital signal processing chips; logic design; BDM; DSP accelerator; HIS algorithm; MC-CDMA system; behavioral description model; control process; design space exploration; digital signal processing hardware accelerator; hyperplane intersection and selection detection algorithm; input-output process; sequential function embedding; synchronization code; DVD; Decision support systems; Europe; Throughput; Tin; Design automation; High-level synthesis; System analysis and design;
Conference_Titel :
Signal Processing Conference, 2007 15th European
Conference_Location :
Poznan
Print_ISBN :
978-839-2134-04-6