DocumentCode :
707325
Title :
FPGA implementation of dual key based AES encryption with key Based S-Box generation
Author :
Abhiram, L.S. ; Sriroop, B.K. ; Gowrav, L. ; Punith, Kumar H. L. ; Lakkannavar, Manjunath C.
Author_Institution :
Dept. of E&C, MSRIT, Bangalore, India
fYear :
2015
fDate :
11-13 March 2015
Firstpage :
577
Lastpage :
581
Abstract :
Network security is an emerging domain of communication. Cryptography plays an important role in providing a secure network for communication. The most secure block cipher today is Rijndael cipher also known as AES. But with advanced research happening in the field of cryptography, the conventional scheme of AES is vulnerable for cryptanalysis. Hence a lot of changes have been proposed on this algorithm. Static S-Boxes are implemented using look up tables which will never vary with the input text or input key. This consumes a lot of Memory for the storage of look up table. Also this technique makes reverse engineering very simple for the purpose of cryptanalysis. Thus it is essential to generate S-Bytes at run time. It is beneficial if the S-byte generated during run time varies with the input key. Another weakness of AES is that it works with a single key. The confidentiality of the key determines the security of the algorithm. In this paper, a new scheme of AES involving generation of Key based S-Boxes and dual key AES is proposed. This overcomes the vulnerability of static S-Boxes and also single key encryption scheme. In this paper, the architecture of the algorithm for optimal FPGA implementation is also proposed.
Keywords :
cryptography; field programmable gate arrays; table lookup; AES; FPGA implementation; Rijndael cipher; S-byte generation; block cipher security; communication network security; cryptanalysis purpose; cryptography; dual key based AES encryption; input text-key; key based static S-box generation; lookup tables; run time; single key encryption scheme; storage memory; Algorithm design and analysis; Ciphers; Complexity theory; Encryption; Heuristic algorithms; AES; Dual key; FPGA; S-Box;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computing for Sustainable Global Development (INDIACom), 2015 2nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-9-3805-4415-1
Type :
conf
Filename :
7100315
Link To Document :
بازگشت