• DocumentCode
    707345
  • Title

    Design and ASIC implementation of column compression Wallace/Dadda multiplier in sub-threshold regime

  • Author

    Gupta, Priya ; Samnani, Divya ; Gupta, Anu ; Asati, Abhijit

  • Author_Institution
    BITS Pilani, Pilani, India
  • fYear
    2015
  • fDate
    11-13 March 2015
  • Firstpage
    680
  • Lastpage
    683
  • Abstract
    In this paper, the design and comparative analysis is done in between the most well-known column compression multipliers by Wallace [5] and Dadda [6] in sub-threshold regime. In order to reduce the hardware which ultimately reduces an area and power, energy efficient basic modules AND gates, half adders, full adders and partial product generate units have been analyzed. At the last stage ripple carry adder (RCA) and Han-Carlson adder are used to implement Wallace and Dadda multiplier. The performance metrics considered for the analysis of the adders are: power, delay and PDP. Simulation studies are carried out for 8x8 input data width. The proposed circuits show an energy efficient agreement with Spectre simulations using 45nm CMOS technology at 0.4V supply voltage. The proposed Wallace/Dadda multipliers using Han-Carlson adder (HCA) outperform its counterparts exhibiting low power consumption and lesser propagation delay as compared to Wallace/Dadda multipliers using RCA operated in the subthreshold region.
  • Keywords
    CMOS digital integrated circuits; adders; application specific integrated circuits; integrated circuit design; AND gates; ASIC implementation; CMOS technology; Dadda multiplier; HCA; Han-Carlson adder; PDP; RCA; Spectre simulations; Wallace multiplier; column compression; delay; design implementation; energy efficient basic modules; full adders; half adders; low power consumption; partial product generate units; propagation delay; ripple carry adder; size 45 nm; subthreshold regime; voltage 0.4 V; Adders; CMOS integrated circuits; Delays; Energy efficiency; Logic gates; Standards; Transistors; Dadda; Han-Carlson Adder; Ripple carry Adder; Sub-threshold Regime; Wallace;
  • fLanguage
    English
  • Publisher
    ieee
  • Conference_Titel
    Computing for Sustainable Global Development (INDIACom), 2015 2nd International Conference on
  • Conference_Location
    New Delhi
  • Print_ISBN
    978-9-3805-4415-1
  • Type

    conf

  • Filename
    7100335