Title :
Reduction of I/O power using energy efficient HSTL I/O standard in vedic multiplier on FPGA
Author :
Goswami, Kavita ; Pandey, Bishwajeet
Author_Institution :
Chitkara Univ., Rajpura, India
Abstract :
This design is implemented on 90nm Virtex (4xc4vfx12), 65nm Virtex 5(xc5vlx20t2ff323), and 40nm Virtex 6(xc6vcx75t). I/O power is the major contributor in dynamic power dissipation in VLSI design. In this work, different I/O standard of HSTL (High Speed Transceiver Logic) is taken under consideration in order to find the most energy efficient I/O standard from I/O power perspective. I/O power is the sum total of power dissipation by both input and output port in any VLSI circuit design. Selection of I/O standard plays an important role in energy efficient design. I/O power was greater than leakage power when technology was not less than 90nm. But, from 65nm technology onward, leakage power dissipation starts dominating I/O power dissipation. There is 72-29 % and 65-28% decrease in I/O power dissipation on 90nm and 40nm respectively, when we are using HSTL_II, HSTL_II_18 and HSTL_II_DCI IO standard in place of HSTL_II_DCI_18.
Keywords :
VLSI; field programmable gate arrays; FPGA; I/O power dissipation; VLSI circuit design; dynamic power dissipation; energy efficient HSTL I/O standard; high speed transceiver logic; vedic multiplier; Arrays; Conferences; Energy efficiency; Field programmable gate arrays; Power dissipation; Standards; Very large scale integration; Energy Efficient Design; HSTL; IO Power; IO Standard; Vedic Multiplier;
Conference_Titel :
Computing for Sustainable Global Development (INDIACom), 2015 2nd International Conference on
Conference_Location :
New Delhi
Print_ISBN :
978-9-3805-4415-1