DocumentCode :
708104
Title :
Efficient simulation of thermo-mechanical stress in the on-chip metallization of power semiconductors
Author :
Pham, Gimi ; Pfost, Martin
Author_Institution :
Robert Bosch Center for Power Electron., Reutlingen Univ., Reutlingen, Germany
fYear :
2015
fDate :
19-22 April 2015
Firstpage :
1
Lastpage :
4
Abstract :
Large power semiconductors are complex structures, their metallization usually containing many thousands of contacts or vias. Because of this, detailed FEM simulations of the whole device are nowadays not possible because of excessive simulation time. This paper introduces a simulation approach which allows quick identification of critical regions with respect to lifetime by a simplified simulation. For this, the complex layers are replaced by a much simpler equivalent layer, allowing a simulation of the whole device even including its package. In a second step, precise simulations taking all details of the structure into account are carried out, but only for the critical regions of interest. Thus, this approach gives detailed results where required with consideration of the whole structure including packaging. Further, the simulation time requirements are very moderate.
Keywords :
integrated circuit metallisation; integrated circuit modelling; integrated circuit packaging; power semiconductor devices; critical region; on-chip metallization; power semiconductor; thermo mechanical stress; Degradation; Reliability; Strain; Stress;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Thermal, Mechanical and Multi-Physics Simulation and Experiments in Microelectronics and Microsystems (EuroSimE), 2015 16th International Conference on
Conference_Location :
Budapest
Print_ISBN :
978-1-4799-9949-1
Type :
conf
DOI :
10.1109/EuroSimE.2015.7103146
Filename :
7103146
Link To Document :
بازگشت