DocumentCode
708637
Title
Circuit architecture and measurement technique to reduce the leakage current stemming from peripheral circuits with an array structure in examining the resistive element
Author
Sato, Shingo ; Ito, Takaki ; Omura, Yasuhisa
Author_Institution
Kansai Univ., Suita, Japan
fYear
2015
fDate
23-26 March 2015
Firstpage
14
Lastpage
17
Abstract
A circuit architecture and measurement technique are proposed to reduce the leakage current that passes through peripheral circuits when examining arrays of resistive elements. We reveal, with the aid of circuit simulations, that high resolution measurements of resistive elements can be realized with the stacked column-selection array and the addition of a leakage-control terminal.
Keywords
electric resistance measurement; leakage currents; resistors; circuit architecture; circuit simulation; leakage current stemming reduction; leakage-control terminal; measurement technique; peripheral circuit; resistive element structure array; stacked column-selection array; Arrays; Integrated circuits; Metals; Voltage measurement;
fLanguage
English
Publisher
ieee
Conference_Titel
Microelectronic Test Structures (ICMTS), 2015 International Conference on
Conference_Location
Tempe, AZ
ISSN
1071-9032
Print_ISBN
978-1-4799-8302-5
Type
conf
DOI
10.1109/ICMTS.2015.7106096
Filename
7106096
Link To Document