Title :
Positive-bias temperature instability (PBTI) of GaN MOSFETs
Author :
Guo, Alex ; del Alamo, Jesus A.
Author_Institution :
Microsyst. Technol. Labs., Massachusetts Inst. of Technol., Cambridge, MA, USA
Abstract :
We have investigated the stability of the gate stack of GaN n-MOSFETs under positive gate stress. Devices with a gate dielectric that consists of pure SiO2 or a composite SiO2/Al2O3 bilayer were studied. Our research has targeted the evolution of threshold voltage (VT), subthreshold swing (S) and transconductance (gm) after positive gate voltage stress of different duration at different voltages and temperatures. We have also examined the recovery process after the stress is removed. We have observed positive VT shift (ΔVT) in both gate dielectrics under positive gate stress. In devices with a SiO2 gate oxide, we have found that ΔVT is caused by a combination of electron trapping in pre-existing oxide traps and interface trap generation. In devices with a composite SiO2/Al2O3 gate oxide, on the other hand, ΔVT is due to electron trapping in pre-existing oxide traps and generation of near interface oxide traps.
Keywords :
III-V semiconductors; MOSFET; aluminium compounds; dielectric materials; electron traps; gallium compounds; interface states; silicon compounds; wide band gap semiconductors; GaN; MOSFET; PBTI; SiO2-Al2O3; electron trapping; gate dielectric; gate stack; interface trap generation; metal oxide semiconductor field effect transistor; positive gate voltage stress; positive-bias temperature instability; preexisting oxide trap; recovery process; subthreshold swing; threshold voltage; transconductance; Aluminum oxide; Gallium nitride; Logic gates; MOSFET; Stress; Thermal stresses; BTI; GaN; MOSFETs; VT shift;
Conference_Titel :
Reliability Physics Symposium (IRPS), 2015 IEEE International
Conference_Location :
Monterey, CA
DOI :
10.1109/IRPS.2015.7112770