Title :
Diagnosing timing related cell internal defects for FinFET technology
Author :
Huaxing Tang ; Ting-Pu Tai ; Wu-Tung Cheng ; Benware, Brady ; Hapke, Friedrich
Author_Institution :
Mentor Graphics, Wilsonville, OR, USA
Abstract :
The semiconductor industry is encountering an increasing number of front-end-of-line defects in the advanced FinFET technology nodes due to extremely small feature size and complex manufacturing processes required for FinFET transistors. Traditional delay diagnosis algorithm has a limited support for cell internal timing related failures based on transition delay faults, and tends to provide a large suspect list. It cannot provide the precise defect location inside the cell that is necessary for effective physical failure analysis and statistical yield learning. In this work, we present a new cell-aware delay diagnosis algorithm, based on accurate delay fault models derived by analog simulation, which can pinpoint the defect location within a cell for various timing related cell internal defects. Preliminary results for real silicon failures show that significant diagnosis resolution improvement can be achieved by the proposed method.
Keywords :
MOSFET; failure analysis; semiconductor device models; semiconductor device reliability; FinFET transistors; advanced FinFET technology node; analog simulation; cell internal timing-related failures; cell-aware delay diagnosis algorithm; complex manufacturing process; defect location; delay fault model; diagnosis resolution improvement; effective physical failure analysis; feature size; front-end-of-line defects; semiconductor industry; statistical yield learning; timing-related cell internal defect diagnosis; traditional delay diagnosis algorithm; transition delay faults; Algorithm design and analysis; Circuit faults; Delays; FinFETs; Layout; Libraries; analog simulation; cell internal defect; cell-aware delay diagnosis; delay defect;
Conference_Titel :
VLSI Design, Automation and Test (VLSI-DAT), 2015 International Symposium on
Conference_Location :
Hsinchu
DOI :
10.1109/VLSI-DAT.2015.7114547