Title :
Fault modeling and testing of 1T1R memristor memories
Author :
Yong-Xiao Chen ; Jin-Fu Li
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Jhongli, Taiwan
Abstract :
Memristor memory has attracted more attentions to act as one of future non-volatile memories. One access transistor and one memristor (1T1R) cell structure can be used to eliminate the issue of sneak path current of memristor memories with crossbar structure. In this paper, we propose several fault models for 1T1R memristor memories based on electrical defects, such as resistive bridge between two nodes, transistor stuck-on and stuck-open faults. In comparison with existing faults, two new faults, write disturbance fault (WDF) and dynamic write disturbance fault (dWDF), are found. In addition, a March test is proposed to cover the defined faults. The March test requires (1+2a+2b)N write operations and 5N read operations for an N-bit memristor memory, where a and b are the number of consecutive Write-1 and Write-0 operations for activating a dWDF.
Keywords :
electrical faults; memristors; testing; 1T1R memristor memory testing; March test; crossbar structure; dynamic write disturbance fault; electrical defect; fault modeling; nonvolatile memory; resistive bridge; sneak path current ellimination; Arrays; Bridge circuits; Circuit faults; Integrated circuit modeling; Memristors; Resistance; Transistors; Non-volatile memory; memristor; resistive memory; test;
Conference_Titel :
VLSI Test Symposium (VTS), 2015 IEEE 33rd
Conference_Location :
Napa, CA
DOI :
10.1109/VTS.2015.7116247