DocumentCode :
710631
Title :
Automated testing of mixed-signal integrated circuits by topology modification
Author :
Coyette, Anthony ; Esen, Baris ; Vanhooren, Ronny ; Dobbelaere, Wim ; Gielen, Georges
Author_Institution :
Dept. of Electr. Eng., KU Leuven, Leuven, Belgium
fYear :
2015
fDate :
27-29 April 2015
Firstpage :
1
Lastpage :
6
Abstract :
A general method is proposed to automatically generate a DfT solution aiming at the detection of catastrophic faults in analog and mixed-signal integrated circuits. The approach consists in modifying the topology of the circuit by pulling up (down) nodes and then probing differentiating node voltages. The method generates a set of optimal hardware implementations addressing the multi-objective problem such that the fault coverage is maximized and the silicon overhead is minimized. The new method was applied to a real-case industrial circuit, demonstrating a nearly 100 percent coverage at the expense of an area increase of about 5 percent.
Keywords :
integrated circuit testing; mixed analogue-digital integrated circuits; network topology; automated testing; circuit topology; mixed-signal integrated circuits; topology modification; Circuit faults; IEEE Computer Society; Integrated circuit modeling; Probes; Size measurement; Testing; Design-for-Testability; co-optimization; controllability; low-overhead; observability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2015 IEEE 33rd
Conference_Location :
Napa, CA
Type :
conf
DOI :
10.1109/VTS.2015.7116275
Filename :
7116275
Link To Document :
بازگشت