Title :
Capacitive Coupling Mitigation for TSV-based 3D ICs
Author :
Eghbal, Ashkan ; Yaghini, Pooria M. ; Bagherzadeh, Nader
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Univ. of California, Irvine, Irvine, CA, USA
Abstract :
TSV-to-TSV capacitive coupling has large disruptive effects on timing requirements of the circuit. The latency effect of TSV-to-TSV capacitive coupling for different characteristics of a TSV using circuit-level model is presented in this article. Two coding approaches are proposed to mitigate capacitive parasitic effects by adjusting the current flow pattern for any given n × n mesh of TSV arrangement to reduce the number of 8C/7C parasitic capacitance. The experimental results proves the efficacy of the proposed coding methods.
Keywords :
encoding; integrated circuit noise; interference (signal); three-dimensional integrated circuits; TSV based 3D integrated circuit; TSV-to-TSV capacitive coupling; capacitive coupling mitigation; capacitive parasitic effect; circuit level model; coding method; Arrays; Couplings; Encoding; Parasitic capacitance; Receivers; Three-dimensional displays; Through-silicon vias;
Conference_Titel :
VLSI Test Symposium (VTS), 2015 IEEE 33rd
Conference_Location :
Napa, CA
DOI :
10.1109/VTS.2015.7116279