DocumentCode :
710650
Title :
Multi-cycle Circuit Parameter Independent ATPG for interconnect open defects
Author :
Erb, Dominik ; Scheibler, Karsten ; Sauer, Matthias ; Reddy, Sudhakar M. ; Becker, Bernd
Author_Institution :
Univ. of Freiburg, Freiburg, Germany
fYear :
2015
fDate :
27-29 April 2015
Firstpage :
1
Lastpage :
6
Abstract :
Interconnect opens are known to be one of the predominant defects in nanoscale technologies. Generating tests to detect such defects is challenging due to the need to accurately determine the coupling capacitances between the open net and its aggressors and fix the state of these aggressors during test. Process variations cause deviations from assumed values of circuit parameters thus potentially invalidating tests generated with assumed circuit parameters. Additionally, recent investigation using test chips showed that the steady state voltage on open nets may drift slowly with the application of circuit inputs and can be different at different nets.
Keywords :
automatic test pattern generation; integrated circuit interconnections; integrated circuit testing; microprocessor chips; aggressor test; coupling capacitances; independent ATPG; interconnect open defects; multicycle circuit parameter; nanoscale technology; steady state voltage; test chips; Automatic test pattern generation; Capacitance; Circuit faults; Couplings; Integrated circuit interconnections; Leakage currents; Logic gates; ATPG; SAT; circuit parameter independent tests; interconnect opens; test generation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Test Symposium (VTS), 2015 IEEE 33rd
Conference_Location :
Napa, CA
Type :
conf
DOI :
10.1109/VTS.2015.7116296
Filename :
7116296
Link To Document :
بازگشت