DocumentCode
713079
Title
Post and pre-layout analysis of Low Density Parity Check (LDPC) decoder using 120nm technology Cadence Encounter Tool
Author
Jemima, A. ; Manoj, G.
Author_Institution
Dept. of ECE., Karunya Univ., Coimbatore, India
fYear
2015
fDate
26-27 Feb. 2015
Firstpage
342
Lastpage
349
Abstract
Low Density Parity Check (LDPC) codes are the one most powerful error correction codes (ECCs) and approach the Shannon limit[1]. The main advantage of the parity check matrix is the decoder can correct all single-bit errors. A decoding algorithm called Min-Sum (MS) algorithm is used in LDPC decoder. In a MIN-SUM decoding algorithm, check node units (CNU) and variable node units (VNU) are iteratively exchange messages with one another following the rule described by the Tanner graph. Min-Sum decoding is widely used for decoding LDPC codes in many modern digital video broadcasting decoding due to its relative low complexity and robustness against quantization error. In this proposed method, the front-end design flow is done in Verilog and the hardware core is simulated in ModelSim and the performance analysis for various parameters are area (2.153mm2), power(59.035mW)and memory (260.864Megabytes). The Design Rule Check (DRC) is done for back-end design flow by using Cadence Encounter Tool and the comparison results are analysed between the pre-layout and post-layout design flow of LDPC Decoder.
Keywords
decoding; digital video broadcasting; error correction codes; graph theory; hardware description languages; matrix algebra; parity check codes; quantisation (signal); CNU; DRC; LDPC decoder; MS algorithm; ModelSim; Shannon limit; Tanner graph; VNU; Verilog; back-end design flow; check node unit; design rule check; digital video broadcasting; error correction code; front-end design flow; low density parity check decoder; min-sum decoding algorithm; parity check matrix; quantization error; technology cadence encounter tool; variable node unit; Algorithm design and analysis; Decoding; Hardware design languages; Iterative decoding; Mathematical model; Simulation; Check Node Units (CNU); Design RuleCheck(DRC); Low Density Parity Check (LDPC); Min-Sum(MS) algorithm; Variable Node Units(VNU);
fLanguage
English
Publisher
ieee
Conference_Titel
Electronics and Communication Systems (ICECS), 2015 2nd International Conference on
Conference_Location
Coimbatore
Print_ISBN
978-1-4799-7224-1
Type
conf
DOI
10.1109/ECS.2015.7124921
Filename
7124921
Link To Document