DocumentCode :
713597
Title :
A networking EDA tool for multi-vector multiplication IP circuits
Author :
Dasygenis, Minas ; Petrousov, Ioannis
Author_Institution :
Dept. of Inf. & Telecommun. Eng., Univ. of Western Macedonia, Kozani, Greece
fYear :
2015
fDate :
21-23 April 2015
Firstpage :
1
Lastpage :
2
Abstract :
Engineering teams all over the globe are facing daunting tasks in the design of system components in the contemporary multi-billion transistor era. Even though there are EDA tools to generate intellectual property (IP) blocks for many circuits, to the best of our knowledge, there are no tools to design IP blocks of multi-vector multiplication units, which are required in order to design hardware solvers for linear systems and eigenvalue problems. We noticed this absence and we designed a tool to create verified HDL description of such circuits and furthermore, we have made it available via our public web server. Our IP blocks are vendor neutral and can be synthesized either on ASIC or on FPGA. Our synthesized circuits on Xilinx Virtex 6 FPGA, operate up to 589 Mhz.
Keywords :
Internet; application specific integrated circuits; eigenvalues and eigenfunctions; field programmable gate arrays; file servers; hardware description languages; industrial property; ASIC; Xilinx Virtex 6 FPGA; contemporary multibillion transistor era; eigenvalue problems; hardware description language; hardware solver design; intellectual property blocks; linear systems; multivector multiplication IP circuits; networking EDA tool; public Web server; synthesized circuits; verified HDL description; Adders; Field programmable gate arrays; Generators; Hardware design languages; IP networks; Informatics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design & Technology of Integrated Systems in Nanoscale Era (DTIS), 2015 10th International Conference on
Conference_Location :
Naples
Type :
conf
DOI :
10.1109/DTIS.2015.7127365
Filename :
7127365
Link To Document :
بازگشت