Title :
A DLL fractional M/N frequency synthesizer
Author :
Haizheng Guo ; Kwasniewski, Tadeusz
Author_Institution :
Dept. of Electron., Carleton Univ., Ottawa, ON, Canada
Abstract :
The design limitations of a DLL-based fractional-N frequency synthesis are reviewed in this paper. A novel dual-loop delay-locked loop (DLL) fractional-N frequency synthesizer is presented. The proposed DLL architecture overcomes the integer-N limitation of the conventional DLL-based frequency multiplier, and achieves small frequency spacing while maintaining low jitter accumulation. A DLL-based digital-to-phase converter with a phase interpolator is employed as the first loop to provide modulated fractional reference clock and precise lower frequency injection signal. The fine phase/frequency spacing is achieved by applying delta-sigma modulation at the DLL digital-to-phase converter. Another MDLL is used as the second loop to suppress spurs in the modulated fractional reference signal and achieving high frequency output. To verify the proposed architecture, a system-level DLL model is built and simulate.
Keywords :
delay lock loops; delta-sigma modulation; frequency multipliers; frequency synthesizers; phase convertors; DLL fractional-M frequency synthesizer; DLL fractional-N frequency synthesizer; DLL-based frequency multiplier; delay-locked loop; delta-sigma modulation; digital-to-phase converter; fractional reference clock; integer-N limitation; low jitter accumulation; lower frequency injection signal; modulated fractional reference signal; phase interpolator; phase spacing; small frequency spacing; Clocks; Delays; Frequency control; Frequency conversion; Frequency modulation; Frequency synthesizers; Voltage control;
Conference_Titel :
Electrical and Computer Engineering (CCECE), 2015 IEEE 28th Canadian Conference on
Conference_Location :
Halifax, NS
Print_ISBN :
978-1-4799-5827-6
DOI :
10.1109/CCECE.2015.7129170