DocumentCode :
715233
Title :
Design of a parallel-operation-oriented FPGA
Author :
Watanabe, Minoru
Author_Institution :
Electr. & Electron. Eng., Shizuoka Univ., Shizuoka, Japan
fYear :
2015
fDate :
4-6 May 2015
Firstpage :
1
Lastpage :
4
Abstract :
Recently, studies of acceleration of software operations on a processor have been executed aggressively using Field Programmable Gate Arrays (FPGAs). However, currently available FPGA architecture presents waste under a parallel operation in terms of configuration memory because the same configuration context corresponding to same-function modules must be programmed onto numerous parts of configuration memory. This paper therefore presents a proposal for a parallel-operation-oriented FPGA architecture including a shared common configuration memory. In this research, a parallel-operation-oriented FPGA with four programmable gate arrays sharing a common configuration memory has been designed using a 0.18 μm CMOS process technology. The advantage of the parallel-operation-oriented FPGA is clarified and a design technique to achieve a high-performance parallel-operation-oriented FPGA is discussed.
Keywords :
CMOS digital integrated circuits; field programmable gate arrays; logic design; CMOS process technology; configuration memory; field programmable gate arrays; parallel-operation-oriented FPGA architecture; size 0.18 mum; software operations; Clocks; Field programmable gate arrays; Logic gates; Power demand; Switches; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2015 International Symposium on
Conference_Location :
Taipei
Type :
conf
DOI :
10.1109/ISNE.2015.7132021
Filename :
7132021
Link To Document :
بازگشت