Title :
Symmetric transparent on-line BIST of word-organized memories with binary adders
Author :
Voyiatzis, Ioannis
Author_Institution :
Dept. of Inf., Technol. Educ. Inst. of Athens, Athens, Greece
Abstract :
Symmetric Transparent BIST schemes for RAM modules assure the preservation of the memory contents during periodic testing while at the same time skipping the signature prediction phase required in transparent BIST schemes, achieving considerable reduction in test time. In this work the utilization of accumulator modules comprising adders implementing binary addition is proposed.
Keywords :
adders; built-in self test; random-access storage; RAM modules; accumulator modules; binary adders; binary addition; memory contents; periodic testing; signature prediction phase; symmetric transparent BIST schemes; Adders; Built-in self-test; Europe; Logic gates; Prediction algorithms; Random access memory;
Conference_Titel :
Test Symposium (ETS), 2015 20th IEEE European
Conference_Location :
Cluj-Napoca
DOI :
10.1109/ETS.2015.7138744