DocumentCode :
715937
Title :
Re-using BIST for circuit aging monitoring
Author :
Firouzi, Farshad ; Fangming Ye ; Vijayan, Arunkumar ; Koneru, Abhishek ; Chakrabarty, Krishnendu ; Tahoori, Mehdi B.
Author_Institution :
Karlsruhe Inst. of Technol., Karlsruhe, Germany
fYear :
2015
fDate :
25-29 May 2015
Firstpage :
1
Lastpage :
2
Abstract :
Bias Temperature Instability (BTI)-induced transistor aging degrades path delay over time and may eventually induce circuit failure due to timing violations. Chip health monitoring is therefore necessary to track delay changes on a per-chip basis. We propose a method to accurately predict the fine-grained circuit-delay degradation with minimal area and performance overhead. It re-uses on-chip design-for-test (DfT) infrastructure to track the severity of run-time stress by periodiclly capturing system state and compacting it using a multiple input signature register (MISR). The captured stress information is fed to a software-based prediction model in realtime. The prediction model is trained offline using support vector regression. Aging prediction based on run-time stress monitoring can be used to proactively activate aging mitigation techniques. Experimental results for benchmark circuits highlight the accuracy of the proposed approach.
Keywords :
built-in self test; design for testability; integrated circuit testing; logic testing; BIST; benchmark circuits; bias temperature instability; chip health monitoring; circuit aging monitoring; circuit failure; multiple input signature register; on-chip design-for-test infrastructure; transistor aging; Aging; Benchmark testing; Delays; Hardware; Kernel; Monitoring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ETS), 2015 20th IEEE European
Conference_Location :
Cluj-Napoca
Type :
conf
DOI :
10.1109/ETS.2015.7138768
Filename :
7138768
Link To Document :
بازگشت