DocumentCode :
717003
Title :
Power analysis of the t-private logic style for FPGAs
Author :
Goddard, Zachary N. ; LaJeunesse, Nicholas ; Eisenbarth, Thomas
Author_Institution :
Worcester Polytech. Inst., Worcester, MA, USA
fYear :
2015
fDate :
5-7 May 2015
Firstpage :
68
Lastpage :
71
Abstract :
The goal of t-private circuits is to protect information processed by the circuit. This work presents the first practical power analysis evaluation of t-private logic style for FPGAs. Following the synthesis technique introduced at HOST 2012, a t-private S-box of the Present block cipher is synthesized and analyzed with respect to side channel leakage. The analysis is performed on simulated power traces as well as real power measurements taken from an implementation on a Virtex 5 FPGA. Classical Correlation power analysis and Correlation enhanced collision analysis are applied to detect first order leakages. Our results reveal a remaining first-order side channel attack vulnerability.
Keywords :
cryptography; field programmable gate arrays; logic circuits; Virtex 5 FPGA; block cipher; power analysis; t-private S-box; t-private circuits; t-private logic style; Correlation; Cryptography; Field programmable gate arrays; Hardware; Logic gates; Power measurement; Resistance;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Hardware Oriented Security and Trust (HOST), 2015 IEEE International Symposium on
Conference_Location :
Washington, DC
Type :
conf
DOI :
10.1109/HST.2015.7140239
Filename :
7140239
Link To Document :
بازگشت