DocumentCode :
718764
Title :
Modification of fault injection method via on-chip debugging for processor cores of systems-on-chip
Author :
Chekmarev, S.A. ; Khanov, V.Kh. ; Antamoshkin, O.A.
Author_Institution :
Inst. for Inf. & Telecommun., Siberian State Aerosp. Univ., Krasnoyarsk, Russia
fYear :
2015
fDate :
21-23 May 2015
Firstpage :
1
Lastpage :
4
Abstract :
In this paper a new solution of fault injection in the processor cores of systems on a chip is presented. It consists in the placement of infrastructure injection of single fault in a system-on-chip as an intellectual property core. This simplifies fault injection environment, improve the performance of ongoing injections, as well as allows doing long autonomous fault injection with the appropriate construction unit injection. The solution has been applied to a LEON3 processor. The results from the use of solutions demonstrate its simplicity and performance.
Keywords :
fault tolerance; logic circuits; microprocessor chips; system-on-chip; LEON3 processor; fault injection method; intellectual property core; on-chip debugging; processor cores; systems-on-chip; Circuit faults; Computer architecture; Debugging; Field programmable gate arrays; Microprocessors; Registers; System-on-chip; fault injection; on-chip debugger; system-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Control and Communications (SIBCON), 2015 International Siberian Conference on
Conference_Location :
Omsk
Print_ISBN :
978-1-4799-7102-2
Type :
conf
DOI :
10.1109/SIBCON.2015.7147267
Filename :
7147267
Link To Document :
بازگشت